The browser you are using is not supported by this website. All versions of Internet Explorer are no longer supported, either by us or Microsoft (read more here: https://www.microsoft.com/en-us/microsoft-365/windows/end-of-ie-support).

Please use a modern browser to fully experience our website, such as the newest versions of Edge, Chrome, Firefox or Safari etc.

A CMOS power amplifier using ground separation technique

Author

Summary, in English

This work presents an on-chip ground separation technique for power amplifiers. The ground separation technique is based on separating the grounds of the amplifier stages on the chip and thus any parasitic feedback paths are removed. Simulation and experimental results show that the technique makes the amplifier less sensitive to bondwire inductance, and consequently improves the stability and performance. A two-stage CMOS RF power amplifier for WCDMA mobile phones is designed using the proposed on-chip ground separation technique. The power amplifier is fabricated in a 0.25mum CMOS process. It has a measured 1-dB compression point between 1920MHz and 1980MHz of 21.3plusmn0.5dBm with a maximum PAE of 24%. The amplifier has sufficiently low ACLR for WCDMA (-33 dB) at an output power of 20 dBm

Publishing year

2007

Language

English

Pages

281-284

Publication/Series

Proceedings of 7th Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems

Document type

Conference paper

Topic

  • Electrical Engineering, Electronic Engineering, Information Engineering

Conference name

Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems

Conference date

2007-01-10 - 2007-01-12

Status

Published

Research group

  • Elektronikkonstruktion

ISBN/ISSN/Other

  • ISBN: 0-7803-9765-7